Abstract
Gain-cell embedded dynamic random access memory (GC-eDRAM) has emerged as a suitable choice for embedded memory implementation due to its high density, low leakage current, and voltage scaling compatibility. This work presents a 16-kB 3T-1C GC-eDRAM macro, featuring an innovative internal reference voltage generation mechanism and an on-chip dc–dc converter for internal boosted supply generation. The memory architecture is partitioned to efficiently accommodate the reference generation and implement a variation-tolerant sensing scheme. The on-chip dc–dc converter is employed for internally generating a boosted voltage that enhances charge retention to increase the data retention time (DRT). The memory macro was implemented in a 65-nm CMOS technology and fabricated as part of a research test chip. Measurements across a spectrum of boosted voltages and different temperature points, show a significant improvement in DRT compared with similar GC-eDRAM designs, without compromising area, performance, or power dissipation.
Original language | English |
---|---|
Pages (from-to) | 2239-2248 |
Number of pages | 10 |
Journal | IEEE Journal of Solid-State Circuits |
Volume | 60 |
Issue number | 6 |
DOIs | |
State | Published - 1 Jan 2025 |
Externally published | Yes |
Keywords
- Embedded dynamic random access memory (eDRAM)
- embedded memory
- gain cell
- internal voltage
- retention time
- sensing
- static random access memory (SRAM)
ASJC Scopus subject areas
- Electrical and Electronic Engineering