Abstract
The well-known trade-off between dc link voltage dynamics and ac-side current quality in power factor correction (PFC) rectifiers limits attainable dc link voltage loop bandwidth. It has been shown that adding a notch filter in series with the typically employed PI or type-II regulator allows improving dc link voltage dynamics without sacrificing total harmonic distortion (THD). However, clear quantitative guidelines for PI + Notch (PI + N) controller design to attain prescribed values of ac-side current THD and dc link voltage undershoot (response to a step-like load power increase) were not established so far. Consequently, analytical expressions linking the coefficients of the PI + N controller with the above-mentioned performance merits for a given value of dc link capacitance are revealed in this article. Corresponding dc link voltage loop gain phase margin and crossover frequency expressions are derived and the feasibility region of the proposed design guidelines is clearly indicated. Simulations and experimental results validate the proposed design methodology.
Original language | English |
---|---|
Pages (from-to) | 6534-6544 |
Number of pages | 11 |
Journal | IEEE Journal of Emerging and Selected Topics in Power Electronics |
Volume | 10 |
Issue number | 6 |
DOIs | |
State | Published - 1 Dec 2022 |
Keywords
- DC link capacitance
- dc link voltage dynamics
- power factor correction (PFC)
- total harmonic distortion (THD)
ASJC Scopus subject areas
- Energy Engineering and Power Technology
- Electrical and Electronic Engineering