Abstract
The design of computational datapaths with the clockless wave-propagated pipelining (CWPP) approach is an area and energy-efficient alternative to traditional pipelined logic. Removal of the internal registers saves both area and the toggling power of these complex gates, while also simplifying the clock tree. However, this approach is rarely used in modern scaled technologies, due to the complexity of implementation and the lack of a robust, scalable, and automated design methodology that meets rigid industry standards. In this paper, we present WP 2.0, an extension of the original WP algorithm and automation utility, which demonstrated how to apply CWPP to any generic combinatorial circuit using a CMOS standard cell library. WP 2.0 advances this concept to provide full-flow implementation capabilities, providing a post-layout CWPP-ready design that meets signoff-quality industry timing requirements. The WP 2.0 utility interfaces with commercial design automation software for balancing a post-synthesis netlist to achieve a high CWPP launch rate (frequency). We demonstrate the calculation of an fused dot-product accumulation unit, implemented with a 65nm standard cell library, providing a worst-case launch rate that is comparable to a design implemented with a 3-stage clocked pipeline with a 12 % area reduction and between 37 % -54 % power savings. Furhtermore, the CWPP design is equipped with unique post-silicon field configuration capabilities for optimizing operation and overcoming variation.
| Original language | English |
|---|---|
| Title of host publication | Proceedings of the 2021 Design, Automation and Test in Europe, DATE 2021 |
| Publisher | Institute of Electrical and Electronics Engineers |
| Pages | 1574-1579 |
| Number of pages | 6 |
| ISBN (Electronic) | 9783981926354 |
| DOIs | |
| State | Published - 1 Feb 2021 |
| Externally published | Yes |
| Event | 2021 Design, Automation and Test in Europe Conference and Exhibition, DATE 2021 - Virtual, Online Duration: 1 Feb 2021 → 5 Feb 2021 |
Publication series
| Name | Proceedings -Design, Automation and Test in Europe, DATE |
|---|---|
| Volume | 2021-February |
| ISSN (Print) | 1530-1591 |
Conference
| Conference | 2021 Design, Automation and Test in Europe Conference and Exhibition, DATE 2021 |
|---|---|
| City | Virtual, Online |
| Period | 1/02/21 → 5/02/21 |
UN SDGs
This output contributes to the following UN Sustainable Development Goals (SDGs)
-
SDG 7 Affordable and Clean Energy
-
SDG 9 Industry, Innovation, and Infrastructure
Keywords
- Clock-less Wave Pipeline
- High Throughput
- Low Power
- STA
- Timing Constraints
- Wave Propagation
ASJC Scopus subject areas
- General Engineering
Fingerprint
Dive into the research topics of 'WP 2.0: Signoff-Quality Implementation and Validation of Energy-Efficient Clock-Less Wave Propagated Pipelining'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver